## TU DELFT

#### PROCESSOR DESIGN PROJECT



## Report

Authors:

Henrique Dantas (4172922) Luca Feltrin (???????)

June 15, 2013

## Contents

| List of Figures |       |                                       |     |  |  |  |
|-----------------|-------|---------------------------------------|-----|--|--|--|
| Li              | st of | Tables                                | ii  |  |  |  |
| 1               | Mu    | tiplier                               | iii |  |  |  |
|                 | 1.1   | Wallace Tree Multiplier               | iii |  |  |  |
|                 | 1.2   | Advantages and Disadvantages          | iv  |  |  |  |
|                 | 1.3   | Implementation and Simulation Results | iv  |  |  |  |

# List of Figures

| 1.1 | Resulting tree  | after | executing | step 1 | for and 8 | bit by | 8 I       | oit |     |
|-----|-----------------|-------|-----------|--------|-----------|--------|-----------|-----|-----|
|     | multiplication. |       |           |        |           |        | . <b></b> |     | iii |
| 1.2 |                 |       |           |        |           |        |           |     | iv  |

## List of Tables

### 1. Multiplier

#### 1.1. Wallace Tree Multiplier

For this project it was decided the most appropriate multiplier scheme would be the Wallace Tree Multiplier. The most important reason for this choice is due to its great performance although at the cost of gates and area.

The Wallace tree is a regular hardware structure to multiply two operands. It was invented by Chris Wallace in 1964.

The algorithm can be divided in three major steps:

1. The initial AND operation between all combinations of bits of each operand. The weights must be adjusted according to the location of the operands, just like in the classical pen-and-paper algorithm. The resulting tree, using dot notation, is shown in figure 1.1.



Figure 1.1: Resulting tree after executing step 1 for and 8 bit by 8 bit multiplication.

- 2. Thereafter the tree must be reduced through the use of half adder and full adders. These will convert each two or three "dots", respectively, into one and a carry out for the following column. This step shall be iterated sufficient times until only only two numbers remain.
- 3. Finally, the two remaining numbers can be summed with a conventional adder. The width of the result should be equal to the sum of the widths of the original operators. For example for a 32 bit times 32 bit operation, the result shall be 64 bits wide.

For our particular implementation the aforementioned description was modified to accommodate signed numbers through the use of the modified Baugh-Wooley algorithm. The details of this alteration will be explained in section 1.3.

#### 1.2. Advantages and Disadvantages

The main advantages of this scheme is the speed obtained and regular mapping in hardware. The structure of the tree is consistent throughout the several steps. On the other this design is costly in the amount of gates used and there is some waste of area. This is particular noticeable on the extremes of each line of the tree, as shown in figure 1.2a. betterwallace details possible improvements that can be accomplished in this regard to improve the area cost of the Wallace multiplier. The main idea is to split the tree into two overlapping trees, hence saving area. Thereafter the additions take place in opposite directions. However due to lack of time it was not possible to implement the proposed ideas.



(a) Detail of Wallace Tree from citebetterwallace. It is clearly visible a significant percentage of unused area.



(b) Modified Wallace Tree from citebetterwallace. The image reflects the better area utilization based on the algorithm present in the paper.

Figure 1.2

### 1.3. Implementation and Simulation Results